Part Number Hot Search : 
G8421 2SJ606 C7136MVF 130030 TNY276PN 0100A 11ES4 SSF6808D
Product Description
Full Text Search
 

To Download HA9P5340-5 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 (R)
HA-5340
Data Sheet June 2003 FN2859.5
700ns, Low Distortion, Precision Sample and Hold Amplifier
The HA-5340 combines the advantages of two sample/ hold architectures to create a new generation of monolithic sample/hold. High amplitude, high frequency signals can be sampled with very low distortion being introduced. The combination of exceptionally fast acquisition time and specified/characterized hold mode distortion is an industry first. Additionally, the AC performance is only minimally affected by additional hold capacitance. To achieve this level of performance, the benefits of an integrating output stage have been combined with the advantages of a buffered hold capacitor. To the user this translates to a front-end stage that has high bandwidth due to charging only a small capacitive load and an output stage with constant pedestal error which can be nulled out using the offset adjust pins. Since the performance penalty for additional hold capacitance is low, the designer can further minimize pedestal error and droop rate without sacrificing speed. Low distortion, fast acquisition, and low droop rate are the result, making the HA-5340 the obvious choice for high speed, high accuracy sampling systems.
Features
* Fast Acquisition Time (0.01%) . . . . . . . . . . . . . . . . . 700ns * Fast Hold Mode Settling Time (0.01%) . . . . . . . . . . 200ns * Low Distortion (Hold Mode) . . . . . . . . . . . . . . . . . . -72dBc (VIN = 200kHz, fS = 450kHz, 5VP-P) * Bandwidth Minimally Affected By External CH * Fully Differential Analog Inputs * Built-In 135pF Hold Capacitor
Applications
* High Bandwidth Precision Data Acquisition Systems * Inertial Navigation and Guidance Systems * Ultrasonics * SONAR * RADAR
Pinout
HA-5340 (SOIC) TOP VIEW
-IN 1 +IN 2 16 S/H CONTROL 15 SUPPLY GND 14 NC 13 NC EXTERNAL 12 HOLD CAP. 11 NC 10 NC 9 V+
Ordering Information
PART NUMBER HA9P5340-5 TEMP. RANGE (oC) 0 to 75 PACKAGE 16 Ld SOIC PKG. DWG. # M16.3
OFFSET ADJ. 3 OFFSET ADJ. 4 NC 5 V- 6
Functional Diagram
ADJUST OFFSET CHOLD EXTERNAL (OPTIONAL)
SIG. GND 7 OUTPUT 8
3
4
12
8 CHOLD 120pF
-IN +IN S/H CONTROL
1 2 16 9 V+ 6 V15 7
CCOMP 15pF
8
OUT
SUPPLY SIGNAL GND GND
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 321-724-7143 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright (c) Intersil Americas Inc. 2003. All Rights Reserved. All other trademarks mentioned are the property of their respective owners.
HA-5340
Absolute Maximum Ratings
Voltage Between V+ and V- Terminals . . . . . . . . . . . . . . . . . . . 36V Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24V Digital Input Voltage. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +8V, -6V Output Current, Continuous . . . . . . . . . . . . . . . . . . . . . . . . . . 20mA Temperature Range HA-5340-5 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0oC to 75oC Supply Voltage Range (Typical) . . . . . . . . . . . . . . . . 12V to 18V
Thermal Information
Thermal Resistance (Typical, Note 2) JA (oC/W) JC (oC/W) SOIC Package . . . . . . . . . . . . . . . . . . . 100 N/A Maximum Junction Temperature (Plastic Package, Note 1) . .150oC Maximum Storage Temperature Range . . . . . . . . . -65oC to 150oC Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . 300oC (Lead Tips Only)
CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTES: 1. Maximum power dissipation must be designed to maintain the junction temperature below 150oC for the plastic packages. 2. JA is measured with the component mounted on an evaluation PC board in free air.
Electrical Specifications
PARAMETER INPUT CHARACTERISTICS Input Voltage Range Input Resistance (Note 3) Input Capacitance Input Offset Voltage
VSUPPLY = 15.0V; CH = Internal = 135pF; Digital Input: VIL = +0.8V (Sample), VIH = +2.0V (Hold). NonInverting Unity Gain Configuration (Output tied to -Input), RL = 2k, CL = 60pF, Unless Otherwise Specified TEST CONDITIONS TEMP. (oC) MIN TYP MAX UNITS
Full 25 25 25 Full
-10 -10 72
1 70 50 83 -
+10 3 1.5 3.0 30 350 350 +10 -
V M pF mV mV V/oC nA nA nA nA V dB dB
Offset Voltage Temperature Coefficient Bias Current
Full 25 Full
Offset Current
25 Full
Common Mode Range CMRR 10V, Note 4
Full 25 Full
TRANSFER CHARACTERISTICS Gain Gain Bandwidth Product DC CH External = 0pF CH External = 100pF CH External = 1000pF TRANSIENT RESPONSE Rise Time Overshoot Slew Rate DIGITAL INPUT CHARACTERISTICS Input Voltage VIH VIL Input Current VIL = 0V VIH = 5V Full Full Full Full 2.0 7 4 0.8 40 40 V V A A 200mV Step 200mV Step 10V Step 25 25 25 40 20 35 60 30 50 ns % V/s 25 Full Full Full 110 140 10 9.6 6.7 dB MHz MHz MHz
2
HA-5340
Electrical Specifications
PARAMETER OUTPUT CHARACTERISTICS Output Voltage Output Current Full Power Bandwidth (Note 5) Output Resistance Hold Mode Full Full Full 25 Full Total Output Noise DC to 10MHz DISTORTION CHARACTERISTICS SAMPLE MODE Signal to Noise Ratio (RMS Signal to RMS Noise) Total Harmonic Distortion VIN = 200kHz, 20VP-P VIN = 200kHz, 5VP-P VIN = 200kHz, 10VP-P VIN = 200kHz, 20VP-P VIN = 500kHz, 5VP-P Intermodulation Distortion HOLD MODE (50% Duty Cycle S/H) Signal to Noise Ratio (RMS Signal to RMS Noise) fS = 450kHz Total Harmonic Distortion fS = 450kHz VIN = 200kHz, 5VP-P VIN = 200kHz, 10VP-P VIN = 200kHz, 20VP-P fS = 450kHz VIN = 100kHz, 5VP-P VIN = 100kHz, 10VP-P VIN = 100kHz, 20VP-P fS = 2fIN(Nyquist) VIN = 20kHz, 5VP-P VIN = 50kHz, 5VP-P VIN = 100kHz, 5VP-P Intermodulation Distortion fS = 450kHz SAMPLE AND HOLD CHARACTERISTICS Acquisition Time 10V Step to 0.01% 25 Full 10V Step to 0.1% Droop Rate CH = Internal 25 25 Full Hold Step Error VIL = 0V, VIH = 4.0V, tR = 5ns 25 700 430 0.1 15 900 600 95 ns ns ns V/s V/s mV VIN = 10VP-P (f1 = 20kHz, f2 = 21kHz) 25 -79 dBc 25 25 25 25 25 25 25 25 25 -72 -66 -56 -84 -71 -61 -95 -91 -82 dBc dBc dBc dBc dBc dBc dBc dBc dBc VIN = 200kHz, 5VP-P VIN = 200kHz, 10VP-P 25 25 76 76 dB dB VIN = 10VP-P, f1 = 20kHz, f2 = 21kHz Full Full Full Full Full Full -90 -76 -70 -66 -78 115 -100 -82 -74 -75 -83 dB dBc dBc dBc dBc dBc Sample Mode Hold Mode 25 25 -10 -10 0.6 0.9 0.05 0.07 325 325 +10 +10 0.1 0.15 400 400 V mA MHz VRMS VRMS VSUPPLY = 15.0V; CH = Internal = 135pF; Digital Input: VIL = +0.8V (Sample), VIH = +2.0V (Hold). NonInverting Unity Gain Configuration (Output tied to -Input), RL = 2k, CL = 60pF, Unless Otherwise Specified TEST CONDITIONS TEMP. (oC) MIN TYP MAX UNITS
3
HA-5340
Electrical Specifications
PARAMETER Hold Mode Settling Time Hold Mode Feedthrough EADT (Effective Aperture Delay Time) Aperture Uncertainty POWER SUPPLY CHARACTERISTICS Positive Supply Current Negative Supply Current PSRR NOTES: 3. Derived from Computer Simulation only, not tested. 4. +CMRR is measured from 0V to +10V, -CMRR is measured from 0V to -10V. 5. Based on the calculation FPBW = Slew Rate/2VPEAK (VPEAK = 10V). 10% Delta Full Full Full 75 19 19 82 25 25 mA mA dB VSUPPLY = 15.0V; CH = Internal = 135pF; Digital Input: VIL = +0.8V (Sample), VIH = +2.0V (Hold). NonInverting Unity Gain Configuration (Output tied to -Input), RL = 2k, CL = 60pF, Unless Otherwise Specified TEST CONDITIONS To 1mV 20VP-P, 200kHz, Sine TEMP. (oC) Full Full 25 25 MIN TYP 200 -76 -15 0.2 MAX 300 UNITS ns dB ns ns
4
HA-5340 Test Circuits and Waveforms
1 2 S/H CONTROL INPUT 16
-INPUT +INPUT S/H CONTROL HA-5340
OUTPUT
8
VO
12
NC
(CH = 135pF = INTERNAL)
FIGURE 1. HOLD STEP ERROR AND DROOP RATE
S/H CONTROL
HOLD (+4.0V) SAMPLE (0V)
S/H CONTROL
HOLD (+4.0V) SAMPLE (0V)
VO
VO t
VO
VP
NOTE: 6. Observe the "hold step" voltage VP.
NOTES: 7. Observe the voltage "droop", VO/t. 8. Measure the slope of the output during hold, VO/t. 9. Droop can be positive or negative - usually to one rail or the other not to GND.
FIGURE 2. HOLD STEP ERROR
FIGURE 3. DROOP RATE TEST
V+ ANALOG MUX OR SWITCH 1 20VP-P 200kHz SINE WAVE AIN S/H CONTROL INPUT 2 16 -IN +IN S/H CONTROL SUPPLY GND 15 TO SUPPLY COMMON HA-5340
V-
NOTE:
9 6 VOUT OUT REF COM 7 TO SIGNAL GND 8
V IN
10. Feedthrough in V OUT dB = 20 log -------------- where: V IN VOUT = VP-P , Hold Mode, VIN = VP-P
FIGURE 4. HOLD MODE FEEDTHROUGH ATTENUATION
5
(R)Teflon is a registered Trademark of Dupont Corporation.
HA-5340 Application Information
The HA-5340 has the uncommitted differential inputs of an op amp, allowing the Sample and Hold function to be combined with many conventional op amp circuits. See the Intersil Application Note AN517 for a collection of circuit ideas. errors. Teflon(R) , polystyrene and polypropylene dielectric capacitor types offer good performance over the specified operating temperature range. The hold capacitor terminal (pin 12) remains at virtual ground potential. Any PC connection to this terminal should be kept short and "guarded" by the ground plane, since nearby signal lines or power supply voltages will introduce errors due to drift current.
Layout
A printed circuit board with ground plane is recommended for best performance. Bypass capacitors (0.01F to 0.1F, ceramic) should be provided from each power supply terminal to the Supply Ground terminal on pin 15. The ideal ground connections are pin 7 (SIG. GND) directly to the system Signal Ground, and pin 15 (Supply Ground) directly to the system Supply Common.
Typical Application
Figure 5 shows the HA-5340 connected as a unity gain noninverting amplifier - its most widely used configuration. As an input device for a fast successive - approximation A/D converter, it offers very high throughput rate for a monolithic IC sample/hold amplifier. Also, the HA-5340's hold step error is adjustable to zero using the Offset Adjust potentiometer, to deliver a 12-bit accurate output from the converter. The HA-5340 output circuit does not include short circuit protection, and consequently its output impedance remains low at high frequencies. Thus, the step changes in load current which occur during an A/D conversion are absorbed at the S/H output with minimum voltage error. A momentary short circuit to ground is permissible, but the output is not designed to tolerate a short of indefinite duration.
Hold Capacitor
The HA-5340 includes a 135pF MOS hold capacitor, sufficient for most high speed applications (the Electrical Specifications section is based on this internal capacitor). Additional capacitance may be added between pins 8 and 12. This external hold capacitance will reduce droop rate at the expense of acquisition time, and provide other trade-offs as shown in the Performance Curves. The hold capacitor CH should have high insulation resistance and low dielectric absorption, to minimize droop
-15V +15V
OFFSET ADJUST 15mV CH 50k 3 4 6 9 12
HI - 774 1 VIN 2 15pF 16 HA - 5340 15 7 5 9 R/C ANALOG COMMON CONVERT DIGITAL OUTPUT 120pF 8 13 INPUT
S/H CONTROL H S
SYSTEM POWER GROUND
SYSTEM SIGNAL GROUND
NOTE: Pin Numbers Refer to DIP Package Only.
FIGURE 5. TYPICAL HA-5340 CONNECTIONS; NONINVERTING UNITY GAIN MODE
6
HA-5340 Typical Performance Curves
TA = 25oC, VS = 15V, Unless Otherwise Specified
S/H CONTROL
4V 0V S/H CONTROL 4V 0V
10V 0pF 470pF 0V VOUT VOUT 1000pF 2200pF
FIGURE 6. TACQ POS 0 TO +10 STEP
FIGURE 7. TACQ vs ADDITIONAL CH
30 28 26 24 22 20 18 16 14 12 10 8 6 4 2 0 1
2300 ACQUISITION TIME TO 1mV (ns) 2100 1900 1700 1500 1300 1100 900 700 10 100 1000 0 400 800 1200 1600 2000 2400 EXTERNAL HOLD CAPACITANCE (pF)
DROOP RATE (V/s)
125oC 100oC 75oC
EXTERNAL HOLD CAPACITANCE (pF)
FIGURE 8. DROOP RATE vs HOLD CAPACITANCE
FIGURE 9. ACQUISITION TIME (0.01%) vs HOLD CAPACITANCE
13 12 11 HOLD STEP ERROR (mV) 10 9 8 7 6 5 4 3 2 1 0 5 10 TRISE (ns) 15 20 VIH = 4V VIH = 3V CH = INTERNAL TEMPERATURE = 25oC HOLD STEP ERROR (mV)
20 VIH = 4V CH = 470pF
10
0
-10 -55
-35
-15
0
25
50
75
100
125
TEMPERATURE (oC)
FIGURE 10. HOLD STEP ERROR vs TRISE
FIGURE 11. HOLD STEP ERROR vs TEMPERATURE
7
HA-5340 Typical Performance Curves
14 12 10 8 6 4 VIH = 4V 2 0 200 400 600 800 1000 -10 -55 -35 -15 0 25 50 75 100 125 TRISE = 5ns TA = 25oC HOLD STEP ERROR (mV)
TA = 25oC, VS = 15V, Unless Otherwise Specified
20
(Continued)
VIH = 4V, CH = INTERNAL tR = 5ns, 10ns, 20ns
HOLD STEP ERROR (mV)
10 5ns 10ns 20ns 0
EXTERNAL HOLD CAPACITANCE (pF)
TEMPERATURE (oC)
FIGURE 12. HOLD STEP ERROR vs HOLD CAPACITANCE
FIGURE 13. HOLD STEP ERROR vs TEMPERATURE
MAGNITUDE (dB)
MAGNITUDE PHASE ANGLE (DEGREES) 20 90
MAGNITUDE (dB)
40
180
40 MAGNITUDE 20 CH = 1000pF CH = 470pF CH = 0pF 0 PHASE CH = 1000pF CH = 470pF CH = 0pF AV = +100 1M 10M
180 PHASE ANGLE (DEGREES) 20
90
0 PHASE
0
0
-90 AV = +100, 15V AND 12V SUPPLIES (NOTE) 1K 10K 100K 1M 10M
-90
-180 1K
-180
10K
100K
NOTE: 15V and 12V supplies trace the same line within the width of the line, therefore only one line is shown. FIGURE 14. CLOSED LOOP PHASE/GAIN
-20 fSAMPLE 450kHz VOUT = 5VP-P HA-5320 SAMPLE AND HOLD MODES THD (dBc)
FIGURE 15. CLOSED LOOP PHASE/GAIN
-20
-40 THD (dBc)
-40
HA-5320 SAMPLE AND HOLD MODES
-60
-60
HA-5340 HOLD MODE
HA-5340 HOLD MODE
-80 HA-5340 SAMPLE MODE -100 0 100K 200K 300K 400K 500K FREQUENCY (Hz)
-80 HA-5340 SAMPLE MODE -100 5 VOUT
P-P
10 at 200kHz, fSAMPLE @ 450kHz
FIGURE 16. THD vs FREQUENCY
FIGURE 17. THD vs VOUT
8
HA-5340 Die Characteristics
DIE DIMENSIONS: 84mils x 139mils x 19mils METALLIZATION: Type: Al, 1% Cu Thickness: 16kA 2kA PASSIVATION: Type: Nitride (Si3N4) over Silox (SiO2, 5% Phos) Silox Thickness: 12kA 2.0kA Nitride Thickness: 3.5kA 1.5kA SUBSTRATE POTENTIAL (POWERED UP): VTRANSISTOR COUNT: 196
Metallization Mask Layout
HA-5340
(12) EXTERNAL HOLD CAP SUPPLY (15) GND S/H (16) CONTROL -IN (1) (9) +VSUPPLY (8) OUTPUT (8) OUTPUT +IN (2) (7) SIG GND
OFFSET ADJ (3)
OFFSET ADJ (4)
9
-VSUPPLY (6)
HA-5340 Small Outline Plastic Packages (SOIC)
N INDEX AREA E -B1 2 3 SEATING PLANE -AD -CA h x 45o H 0.25(0.010) M BM
M16.3 (JEDEC MS-013-AA ISSUE C)
16 LEAD WIDE BODY SMALL OUTLINE PLASTIC PACKAGE INCHES SYMBOL A
L
MILLIMETERS MIN 2.35 0.10 0.33 0.23 10.10 7.40 MAX 2.65 0.30 0.51 0.32 10.50 7.60 NOTES 9 3 4 5 6 7 8o Rev. 0 12/93
MIN 0.0926 0.0040 0.013 0.0091 0.3977 0.2914
MAX 0.1043 0.0118 0.0200 0.0125 0.4133 0.2992
A1 B C D E

A1 0.10(0.004) C
e H h L N
0.050 BSC 0.394 0.010 0.016 16 0o 8o 0.419 0.029 0.050
1.27 BSC 10.00 0.25 0.40 16 0o 10.65 0.75 1.27
e
B 0.25(0.010) M C AM BS
NOTES: 1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95. 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. 3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. 6. "L" is the length of terminal for soldering to a substrate. 7. "N" is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. The lead width "B", as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch) 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com 10


▲Up To Search▲   

 
Price & Availability of HA9P5340-5

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X